Mercurial > pygar
view modules/bluespec/Pygar/lab4/DataCacheBlocking.bsv @ 31:f41eef1bebfc pygar svn.32
[svn r32] Attempting to run soft core and audio
author | punk |
---|---|
date | Sat, 01 May 2010 11:50:20 -0400 |
parents | 3958de09a7c1 |
children | 61f6267cb3db |
line wrap: on
line source
1 // The MIT License3 // Copyright (c) 2009 Massachusetts Institute of Technology5 // Permission is hereby granted, free of charge, to any person obtaining a copy6 // of this software and associated documentation files (the "Software"), to deal7 // in the Software without restriction, including without limitation the rights8 // to use, copy, modify, merge, publish, distribute, sublicense, and/or sell9 // copies of the Software, and to permit persons to whom the Software is10 // furnished to do so, subject to the following conditions:12 // The above copyright notice and this permission notice shall be included in13 // all copies or substantial portions of the Software.15 // THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR16 // IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,17 // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE18 // AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER19 // LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,20 // OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN21 // THE SOFTWARE.23 // Local includes24 `include "asim/provides/low_level_platform_interface.bsh"25 `include "asim/provides/soft_connections.bsh"26 `include "asim/provides/processor_library.bsh"27 `include "asim/provides/fpga_components.bsh"28 `include "asim/provides/common_services.bsh"29 `include "asim/dict/STATS_DATA_CACHE.bsh"31 import Connectable::*;32 import GetPut::*;33 import ClientServer::*;34 import RegFile::*;35 import FIFO::*;36 import FIFOF::*;37 import Trace::*;39 interface DCache#( type req_t, type resp_t );41 // Interface from processor to cache42 interface Server#(req_t,resp_t) proc_server;44 // Interface from cache to main memory45 interface Client#(MainMemReq,MainMemResp) mmem_client;47 // Interface for enabling/disabling statistics48 interface Put#(Bool) statsEn_put;50 endinterface53 //----------------------------------------------------------------------54 // Cache Types55 //----------------------------------------------------------------------57 typedef 10 CacheLineIndexSz;58 typedef 20 CacheLineTagSz;59 typedef 32 CacheLineSz;61 typedef Bit#(CacheLineIndexSz) CacheLineIndex;62 typedef Bit#(CacheLineTagSz) CacheLineTag;63 typedef Bit#(CacheLineSz) CacheLine;65 typedef enum66 {67 Init,68 Access,69 RefillReq,70 RefillResp71 }72 CacheStage73 deriving (Eq,Bits);75 //----------------------------------------------------------------------76 // Helper functions77 //----------------------------------------------------------------------79 function Bit#(AddrSz) getAddr( DataReq req );81 Bit#(AddrSz) addr = ?;82 case ( req ) matches83 tagged LoadReq .ld : addr = ld.addr;84 tagged StoreReq .st : addr = st.addr;85 endcase87 return addr;89 endfunction91 function CacheLineIndex getCacheLineIndex( DataReq req );92 Bit#(AddrSz) addr = getAddr(req);93 Bit#(CacheLineIndexSz) index = truncate( addr >> 2 );94 return index;95 endfunction97 function CacheLineTag getCacheLineTag( DataReq req );98 Bit#(AddrSz) addr = getAddr(req);99 Bit#(CacheLineTagSz) tag = truncate( addr >> fromInteger(valueOf(CacheLineIndexSz)) >> 2 );100 return tag;101 endfunction103 function Bit#(AddrSz) getCacheLineAddr( DataReq req );104 Bit#(AddrSz) addr = getAddr(req);105 return ((addr >> 2) << 2);106 endfunction108 //----------------------------------------------------------------------109 // Main module110 //----------------------------------------------------------------------112 module [CONNECTED_MODULE] mkDataCache( DCache#(DataReq,DataResp) );114 //-----------------------------------------------------------115 // State117 Reg#(CacheStage) stage <- mkReg(Init);119 LUTRAM#(CacheLineIndex,Maybe#(CacheLineTag)) cacheTagRam <- mkLUTRAMU_RegFile();120 LUTRAM#(CacheLineIndex,CacheLine) cacheDataRam <- mkLUTRAMU_RegFile();122 FIFO#(DataReq) reqQ <- mkFIFO();123 FIFOF#(DataResp) respQ <- mkBFIFOF1();125 FIFO#(MainMemReq) mainMemReqQ <- mkBFIFO1();126 FIFO#(MainMemResp) mainMemRespQ <- mkFIFO();128 Reg#(CacheLineIndex) initCounter <- mkReg(1);130 // Statistics state132 Reg#(Bool) statsEn <- mkReg(False);134 STAT num_accesses <- mkStatCounter(`STATS_DATA_CACHE_NUM_ACCESSES);135 STAT num_misses <- mkStatCounter(`STATS_DATA_CACHE_NUM_MISSES);136 STAT num_writebacks <- mkStatCounter(`STATS_DATA_CACHE_NUM_WRITEBACKS);138 //-----------------------------------------------------------139 // Name some wires141 let req = reqQ.first();142 let reqIndex = getCacheLineIndex(req);143 let reqTag = getCacheLineTag(req);144 let reqCacheLineAddr = getCacheLineAddr(req);146 //-----------------------------------------------------------147 // Initialize149 rule init ( stage == Init );150 traceTiny("mkDataCacheBlocking", "stage","i");151 initCounter <= initCounter + 1;152 cacheTagRam.upd(initCounter,Invalid);153 if ( initCounter == 0 )154 stage <= Access;155 endrule157 //-----------------------------------------------------------158 // Access cache rule160 rule access ( (stage == Access) && respQ.notFull() );162 // Statistics164 if ( statsEn )165 num_accesses.incr();168 // Get the corresponding tag from the rams170 Maybe#(CacheLineTag) cacheLineTag = cacheTagRam.sub(reqIndex);172 // Handle cache hits ...174 if ( isValid(cacheLineTag) && ( unJust(cacheLineTag) == reqTag ) )175 begin176 traceTiny("mkDataCacheBlocking", "hitMiss","h");177 reqQ.deq();179 case ( req ) matches181 tagged LoadReq .ld :182 respQ.enq( LoadResp { tag: ld.tag, data: cacheDataRam.sub(reqIndex) } );184 tagged StoreReq .st :185 begin186 respQ.enq( StoreResp { tag : st.tag } );187 cacheDataRam.upd(reqIndex,st.data);188 end190 endcase192 end194 // Handle cache misses ...196 else197 begin198 traceTiny("mkDataCacheBlocking", "hitMiss","m");199 if ( statsEn )200 num_misses.incr();202 // Currently we don't use dirty bits so we always writeback the data if it is valid204 if ( isValid(cacheLineTag) )205 begin207 if ( statsEn )208 num_writebacks.incr();210 MainMemReq wbReq211 = StoreReq { tag : 0,212 addr : { unJust(cacheLineTag), reqIndex, 2'b0 },213 data : cacheDataRam.sub(reqIndex) };215 mainMemReqQ.enq(wbReq);216 stage <= RefillReq;217 end219 // Otherwise we can issue the refill request now221 else222 begin223 mainMemReqQ.enq( LoadReq { tag: 0, addr: reqCacheLineAddr } );224 stage <= RefillResp;225 end227 end229 endrule231 //-----------------------------------------------------------232 // Refill request rule234 rule refillReq ( stage == RefillReq );235 traceTiny("mkDataCacheBlocking", "stage","r");236 mainMemReqQ.enq( LoadReq { tag: 0, addr: reqCacheLineAddr } );237 stage <= RefillResp;238 endrule240 //-----------------------------------------------------------241 // Refill response rule243 rule refillResp ( stage == RefillResp );244 traceTiny("mkDataCacheBlocking", "stage","R");245 traceTiny("mkDataCacheBlocking", "refill",mainMemRespQ.first());247 // Write the new data into the cache and update the tag249 mainMemRespQ.deq();250 case ( mainMemRespQ.first() ) matches252 tagged LoadResp .ld :253 begin254 cacheTagRam.upd(reqIndex,Valid(reqTag));255 cacheDataRam.upd(reqIndex,ld.data);256 end258 tagged StoreResp .st :259 noAction;261 endcase263 stage <= Access;264 endrule266 //-----------------------------------------------------------267 // Methods269 interface Client mmem_client;270 interface Get request = fifoToGet(mainMemReqQ);271 interface Put response = fifoToPut(mainMemRespQ);272 endinterface274 interface Server proc_server;275 interface Put request = tracePut("mkDataCacheBlocking", "reqTiny",fifoToPut(reqQ));276 interface Get response = traceGet("mkDataCacheBlocking", "respTiny",fifofToGet(respQ));277 endinterface279 interface Put statsEn_put = regToPut(statsEn);281 endmodule