diff modules/bluespec/Pygar/core/Core.bsv @ 8:74716e9a81cc pygar svn.9

[svn r9] Pygar now has the proper directory structure to play nicely with awb. Also, the apm file for audio-core willcompile successfully.
author rlm
date Fri, 23 Apr 2010 02:32:05 -0400
parents
children
line wrap: on
line diff
     1.1 --- /dev/null	Thu Jan 01 00:00:00 1970 +0000
     1.2 +++ b/modules/bluespec/Pygar/core/Core.bsv	Fri Apr 23 02:32:05 2010 -0400
     1.3 @@ -0,0 +1,81 @@
     1.4 +// The MIT License
     1.5 +
     1.6 +// Copyright (c) 2009 Massachusetts Institute of Technology
     1.7 +
     1.8 +// Permission is hereby granted, free of charge, to any person obtaining a copy
     1.9 +// of this software and associated documentation files (the "Software"), to deal
    1.10 +// in the Software without restriction, including without limitation the rights
    1.11 +// to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
    1.12 +// copies of the Software, and to permit persons to whom the Software is
    1.13 +// furnished to do so, subject to the following conditions:
    1.14 +
    1.15 +// The above copyright notice and this permission notice shall be included in
    1.16 +// all copies or substantial portions of the Software.
    1.17 +
    1.18 +// THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
    1.19 +// IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
    1.20 +// FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
    1.21 +// AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
    1.22 +// LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
    1.23 +// OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
    1.24 +// THE SOFTWARE.
    1.25 +
    1.26 +import Connectable::*;
    1.27 +import GetPut::*;
    1.28 +import ClientServer::*;
    1.29 +
    1.30 +import DataCacheBlocking::*;
    1.31 +import InstCacheBlocking::*;
    1.32 +import Processor::*;
    1.33 +import MemArb::*;
    1.34 +import MemTypes::*;
    1.35 +
    1.36 +interface CoreStats;
    1.37 +  interface DCacheStats dcache;
    1.38 +  interface ICacheStats icache;
    1.39 +  interface ProcStats proc;
    1.40 +endinterface
    1.41 +
    1.42 +interface Core;
    1.43 +
    1.44 +  // Interface from core to main memory
    1.45 +  interface Client#(MainMemReq,MainMemResp) mmem_client;
    1.46 +
    1.47 +  // Statistics
    1.48 +  interface CoreStats stats;
    1.49 +
    1.50 +  // CPU to Host
    1.51 +  interface CPUToHost tohost;
    1.52 +
    1.53 +endinterface
    1.54 +
    1.55 +(* synthesize *)
    1.56 +module mkCore(Core);
    1.57 +
    1.58 +  // Instantiate the modules
    1.59 +  Proc proc <- mkProc();
    1.60 +  ICache#(InstReq,InstResp) icache <- mkInstCache();
    1.61 +  DCache#(DataReq,DataResp) dcache <- mkDataCache();
    1.62 +  MemArb marb <- mkMemArb();
    1.63 +
    1.64 +  // Internal connections
    1.65 +  mkConnection( proc.statsEn_get,   icache.statsEn_put );
    1.66 +  mkConnection( proc.statsEn_get,   dcache.statsEn_put );
    1.67 +  mkConnection( proc.imem_client,   icache.proc_server );
    1.68 +  mkConnection( proc.dmem_client,   dcache.proc_server );
    1.69 +  mkConnection( icache.mmem_client, marb.cache0_server );
    1.70 +  mkConnection( dcache.mmem_client, marb.cache1_server );
    1.71 +
    1.72 +  // Methods
    1.73 +  interface mmem_client = marb.mmem_client;
    1.74 +
    1.75 +  interface CoreStats stats;
    1.76 +    interface dcache = dcache.stats;
    1.77 +    interface icache = icache.stats;
    1.78 +    interface proc = proc.stats;
    1.79 +  endinterface
    1.80 +
    1.81 +  interface CPUToHost tohost = proc.tohost;
    1.82 +
    1.83 +endmodule
    1.84 +